3-to-8-line Decoder/demultiplexer

Part No :
74LS138 pinout
File Size : 24 KB
Pages : 4 Pages

Other Part Numbers in this pdf file

IN74LS138N   IN74LS138D   IN74LS138  
IK Semicon Co., Ltd

find 74LS138 datasheet
74LS138 pinout,74LS138 pin diagram
TECHNICAL DATA
3-to-8-Line Decoder/Demultiplexer
This schottky-clamped TTL MSI circuit is designed to be used in
high-performance memory-decording or data-routing applications
requiring very short propagation delay time. In high-performance
Memory systems this decode can be used to minimize the effects of
system decoding. When employed with high-speed memories utilizing a
fast enable circuit the delay times of this decorder and the enable time of
the Memory are usually less than the typical access times of the Memory
This means that the effective system delay introduced by the schottky-
clampled system decoder is negligible.
Designed Specifically for High Speed Memory Decoders and Data
Transmission Systems
Incorporate 3 Enabler Inputs to Simplify Cascading AND/OR Data
Reception
Schottky Clamped for High Performance
ORDERING INFORMATION
IN74LS138N Plastic
T
A
= 0° to 70° C for all packages
PIN ASSIGNMENT
LOGIC DIAGRAM
FUNCTION TABLE
Inputs
CS1 CS2 CS3
X X H
X H X
L X X
H
H
H
H
H
H
H
H
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
L
A2 A1 A0
X X X
X X X
X X X
L
L
L
L
H
H
H
H
L
L
H
H
L
L
H
H
L
H
L
H
L
H
L
H
Outputs
Y0 Y1 Y2 Y3 Y4 Y5 Y6 Y7
H H H H H H H H
H H H H H H H H
H H H H H H H H
L
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
L
H
H
H
H
H
H
H
H
L
PIN 16 =V
CC
PIN 8 = GND
H = high level (steady state)
L = low level (steady state)
X = don’t care
Rev. 00